Cadence announced the industry's first LPDDR5X 9600Mbps memory IP system solution designed specifically for enterprise and data center applications with high reliability. This innovative solution integrates Cadence's production-proven LPDDR5X IP and Microsoft's advanced redundant array of independent double data rate (RAIDDR) error correction code (ECC) coding schema, delivering a powerful combination of high performance, low power consumption and robust reliability. Microsoft is the first customer to deploy the new system solution.

In the AI infrastructure build-out, LPDDR5X is gaining traction in the data center due to its ability to boost energy efficiency and performance for AI, HPC and other memory-intensive workloads. While LPDDR5X-based systems reduce power consumption and run times, hyperscalers have until now faced a tradeoff between power, performance and area (PPA) and the reliability, availability and serviceability (RAS) offered by DDR5 memory. Built on LPDDR5X DRAM technology, the new memory IP system solution enables enterprise RAS capabilities while maintaining PPA in a compact form factor.

The solution supports up to 9600Mbps data rates and offers sideband ECC performance comparable to traditional DDR5 ECC implementations, making it ideal for data center applications. At the core of the solution is Microsoft's RAIDDR ECC coding schema--a next-generation error correction algorithm that achieves close to single device data correction (SDDC), providing accuracy and fault detection with minimal logic overhead. RAIDDR offers protection equivalent to symbol-based ECC, traditionally associated with DDR5 RDIMM-based applications.

Key features of the new memory system solution include: Support for 40-bit channels using LPDDR5XDRAM; 9600Mbps performance combined with low power consumption; Enterprise-grade RAS with DDR5-style symbol-based ECC reliability; Sideband ECC support for maximum channel bandwidth; Compact form factor for space-constrained systems.